What are you looking for ?
Advertise with us
RAIDON

Astera Labs: Third-Gen Aries Smart DSP Retimers Double Bandwidth to 64GT/s per Lane

Delivers low-power PCIe 6.x and CXL 3.x connectivity between next-gen GPUs, accelerators, CPUs, NICs, and CXL memory controllers in data-centric systems.

Astera Labs, Inc. announced the expansion of its widely deployed, field-tested Aries PCIe/CXL Smart DSP Retimer portfolio, to include a solution that delivers low-power PCIe 6.x and CXL 3.x connectivity between next-gen GPUs, accelerators, CPUs, NICs, and CXL memory controllers in data-centric systems.

Astera Labs Aries 6 Intro

The Aries 6 Retimers build upon the company’s widely deployed PCIe 5.0 Retimer portfolio and expands the ‘Intelligent Connectivity Platform’ that is shipping to all major hyperscalers and AI platform providers.

Astera Labs Aries 6 Application

As the 1st offering in the firm’s PCIe 6.x portfolio, Aries 6 sets the stage for a PCIe 6.x connectivity backbone that is robust, scalable, and customizable.

Casey Morrison, CPO, said: “PCIe 6.x technology’s superior bandwidth is required to handle data-intensive workloads and to maximize utilization of AI accelerators, but the faster speeds introduce new signal integrity issues in hyperscale platforms. Aries Smart DSP Retimers have set the gold standard for addressing critical PCIe/CXL connectivity challenges with a solid track record of robust performance and seamless interoperability. We’re proud that our 3rd generation of Aries Retimers with support for PCIe 6.x, PCIe 5.x, and CXL 3.x have now been sampled to leading AI and cloud platform providers.

Astera Labs Aries 6 SchemeAries 6 Retimers for PCIe 6.x/CXL 3.x are low power solution to achieve higher bandwidth and extended reach in complex AI and compute topologies:

  • Industry’s lowest power Retimers (11W typical for PCIe 6.x 16-Lane configuration)
  • Low-latency connectivity up to 64GT/s per lane
  • Leading signal integrity performance with 36dB@64G PAM4 SerDes and DSP customized for demanding AI server channels to ensure robust PCIe 6.x links
  • Offered in multiple lane variants (16-lane and 8-lane) to support PCIe 6.x and PCIe 5.x applications
  • Offered in multiple form-factors (silicon chips, Smart Cable Modules, and boards) for robust Chip-to-Chip, Box-to-Box, and Rack-to-Rack PCIe/CXL signal reach extension by up to 3x
  • Upgrade from 2nd-gen Aries 5 Retimers to 3rd-gen Aries 6 Retimers following industry standard footprints
  • Extensive observability of link health for fleet management and platform level performance optimization with the enhanced COnnectivity System Management and Optimization Software (COSMOS) suite, featuring new in-band and out-of-band diagnostics

Robust interoperability is essential to support rapid PCIe 6.x adoption as the spec is complex and supports a diverse ecosystem of processors, devices, and applications. The Aries Smart DSP Retimer portfolio is tested in the company’s Cloud-Scale Interop Lab and in customer platforms to ensure plug-and-play interoperability with PCIe ecosystem silicon providers. The firm collaborates with prominent GPU and CPU providers such as AMD, Intel, and Nvidia to minimize PCIe 6.x/CXL 3.x interoperation risk, lower system development costs, and reduce time-to-market.

Raghu Nambiar, corporate VP, data center ecosystems and solutions, AMD (Advanced Micro Devices, Inc.) said: AMD data center products are at the center of the Generative AI rollout and our accelerator platforms are vital to delivering leadership performance for these demanding applications. Our close collaboration with Astera Labs on PCIe technologies ensures our customers’ platforms continue to meet the higher bandwidth connectivity requirements of next-generation AI and HPC workloads.

Mohamed Awad, SVP and GM, infrastructure line of business, Arm, said: Arm is delivering the technology, innovation and ecosystem required to make the promise of AI a reality. Our collaboration with Astera Labs will be essential in ensuring higher performance connectivity for the new era of built-for-AI custom silicon solutions based on the Arm Neoverse compute platform.

Zane Ball, corporate VP and GM, data center and ai product management, Intel Corp., said: PCIe 6.0 interconnects supporting 64GT/s data speeds will enhance Intel’s latest platforms designed to run next generation AI workloads. We applaud Astera for their investment in PCIe 6/CXL 3.1 ecosystem and their contributions toward the development of Intel’s retimer supplemental specification, which will accelerate the rollout of Generative AI deployments at scale.”

Brian Kelleher, SVP, GPU engineering, Nvidia Corp., said: Nvidia GPUs supercharge generative AI and HPC applications, but powerful data connectivity is required to maximize their throughput. Astera Labs’ new Aries Smart DSP Retimers with support for PCIe 6.2 will help enable higher bandwidth to optimize utilization of our next-generation computing platforms.”

The company will demonstrate its Aries Smart DSP Retimers for PCIe 6.x/CXL 3.x at Nvidia GTC 2024, March 18-21, San Jose Convention Center, CA.

Resources:
Aries PCIe/CXL Smart DSP Retimers Webpage    
Video: Introducing Aries 6 Smart DSP Retimers: First Look Demo

Read also :
Articles_bottom
ExaGrid
AIC
ATTOtarget="_blank"
OPEN-E