R&D: Hello Bytes, Bye Blocks, PCIe Storage Meets Compute Express Link for Memory Expansion
Visit various CXL network topologies and explore new opportunity to efficiently manage storage-integrated, CXL-based memory expansion.
This is a Press Release edited by StorageNewsletter.com on October 19, 2022 at 2:01 pmACM Digital Library has published, in HotStorage ’22: Proceedings of the 14th ACM Workshop on Hot Topics in Storage and File Systems June 2022 proceedings, an article written by Myoungsoo Jung, Korea Advanced Institute of Science and Technology (KAIST).
Abstract: “Compute express link (CXL) is the first open multi-protocol method to support cache coherent interconnect for different processors, accelerators, and memory device types. Even though CXL manages data coherency mainly between CPU memory spaces and memory on attached devices, we argue that it can also be useful to reform existing block storage as cost-efficient, large-scale working memory. Specifically, this paper examines three different sub-protocols of CXL from a memory expander viewpoint. It then suggests which device type can be the best option for PCIe storage to bridge its block semantics to memory-compatible, byte semantics. We then discuss how to integrate a storage-integrated memory expander into an existing system and speculate how much effect it does have on the system performance. Lastly, we visit various CXL network topologies and explore a new opportunity to efficiently manage the storage-integrated, CXL-based memory expansion.“