Silicon Laboratories Assigned Patent
State retention circuit that retains storage element state during power reduction mode
By Francis Pelletier | August 27, 2020 at 2:00 pmSilicon Laboratories, Inc., Austin, TX, has been assigned a patent (10,742,199) developed by David, Thomas S., Lakeway, TX, and Quddus, Wasim, Austin, TX, for a “state retention circuit that retains data storage element state during power reduction mode.“
The abstract of the patent published by the U.S. Patent and Trademark Office states: ”A semiconductor device that retains a state of a data storage element during a power reduction mode including supply rails and voltages, and a storage latch and a retention latch both powered by retention supply voltage that remains energized during a power reduction mode. The storage latch and the retention latch are both coupled to a retention node that is toggled between first and second states before entering the power reduction mode. The toggling causes the storage latch to latch the state of the data storage element during the normal mode, and the retention node enables the storage element to hold the state during the power reduction mode. The retention latch includes a retention transistor and a retention inverter powered by the retention supply voltage. The retention inverter keeps the retention transistor turned on and the retention transistor holds the state of the retention node during the power reduction mode.”
The patent application was filed on May 20, 2019 (16/416,462).